summaryrefslogtreecommitdiff
path: root/lib/Target/ARM/ARMRegisterInfo.td
diff options
context:
space:
mode:
authorEric Christopher <echristo@apple.com>2012-08-09 01:39:32 +0000
committerEric Christopher <echristo@apple.com>2012-08-09 01:39:32 +0000
commit529f3140507c4b4479ffd58d8008f38b5de6c5c4 (patch)
treed2363be7b5c53224fe5c0abf326bce91b6fe31a0 /lib/Target/ARM/ARMRegisterInfo.td
parent0e80e182a9401e6ae82df30ae93ef4b4585082f0 (diff)
downloadllvm-529f3140507c4b4479ffd58d8008f38b5de6c5c4.tar.gz
llvm-529f3140507c4b4479ffd58d8008f38b5de6c5c4.tar.bz2
llvm-529f3140507c4b4479ffd58d8008f38b5de6c5c4.tar.xz
This field isn't used anymore, use it with HWEncoding instead.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@161564 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib/Target/ARM/ARMRegisterInfo.td')
-rw-r--r--lib/Target/ARM/ARMRegisterInfo.td8
1 files changed, 4 insertions, 4 deletions
diff --git a/lib/Target/ARM/ARMRegisterInfo.td b/lib/Target/ARM/ARMRegisterInfo.td
index 3857647101..6f974fd17d 100644
--- a/lib/Target/ARM/ARMRegisterInfo.td
+++ b/lib/Target/ARM/ARMRegisterInfo.td
@@ -12,16 +12,16 @@
//===----------------------------------------------------------------------===//
// Registers are identified with 4-bit ID numbers.
-class ARMReg<bits<4> num, string n, list<Register> subregs = []> : Register<n> {
- field bits<4> Num;
+class ARMReg<bits<16> Enc, string n, list<Register> subregs = []> : Register<n> {
+ let HWEncoding = Enc;
let Namespace = "ARM";
let SubRegs = subregs;
// All bits of ARM registers with sub-registers are covered by sub-registers.
let CoveredBySubRegs = 1;
}
-class ARMFReg<bits<6> num, string n> : Register<n> {
- field bits<6> Num;
+class ARMFReg<bits<16> Enc, string n> : Register<n> {
+ let HWEncoding = Enc;
let Namespace = "ARM";
}