summaryrefslogtreecommitdiff
path: root/lib/Target/Sparc/SparcRegisterInfo.td
diff options
context:
space:
mode:
authorMisha Brukman <brukman+llvm@gmail.com>2004-09-27 18:22:18 +0000
committerMisha Brukman <brukman+llvm@gmail.com>2004-09-27 18:22:18 +0000
commitf90a656a9fbbbf451d0022420e99aee6d3810e93 (patch)
treebef7b8ad7aeec145a51111aa801782e6f46fab0a /lib/Target/Sparc/SparcRegisterInfo.td
parent56bc894d06b81fd27065ad73d69b1781d2fe4953 (diff)
downloadllvm-f90a656a9fbbbf451d0022420e99aee6d3810e93.tar.gz
llvm-f90a656a9fbbbf451d0022420e99aee6d3810e93.tar.bz2
llvm-f90a656a9fbbbf451d0022420e99aee6d3810e93.tar.xz
SparcV8 int regs are not only 32-bits in width, but they are 32-bit aligned!
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@16526 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib/Target/Sparc/SparcRegisterInfo.td')
-rw-r--r--lib/Target/Sparc/SparcRegisterInfo.td2
1 files changed, 1 insertions, 1 deletions
diff --git a/lib/Target/Sparc/SparcRegisterInfo.td b/lib/Target/Sparc/SparcRegisterInfo.td
index 728c115f86..b3d202bf26 100644
--- a/lib/Target/Sparc/SparcRegisterInfo.td
+++ b/lib/Target/Sparc/SparcRegisterInfo.td
@@ -23,7 +23,7 @@ include "../SparcRegisterInfo.td"
// FIXME: the register order should be defined in terms of the preferred
// allocation order...
//
-def IntRegs : RegisterClass<i32, 64, [L0, L1, L2, L3, L4, L5, L6, L7,
+def IntRegs : RegisterClass<i32, 32, [L0, L1, L2, L3, L4, L5, L6, L7,
I0, I1, I2, I3, I4, I5,
G1, G2, G3, G4, G5, G6, G7,
O0, O1, O2, O3, O4, O5, O7,