//===- AlphaSchedule.td - Alpha Scheduling Definitions -----*- tablegen -*-===// // // The LLVM Compiler Infrastructure // // This file was developed by Andrew Lenharth and is distributed under // the University of Illinois Open Source License. See LICENSE.TXT for details. // //===----------------------------------------------------------------------===// //This is table 2-2 from the 21264 compiler writers guide //modified some //Pipelines def L0 : FuncUnit; def L1 : FuncUnit; def FST0 : FuncUnit; def FST1 : FuncUnit; def U0 : FuncUnit; def U1 : FuncUnit; def FA : FuncUnit; def FM : FuncUnit; def s_ild : InstrItinClass; def s_fld : InstrItinClass; def s_ist : InstrItinClass; def s_fst : InstrItinClass; def s_lda : InstrItinClass; def s_rpcc : InstrItinClass; def s_rx : InstrItinClass; def s_mxpr : InstrItinClass; def s_icbr : InstrItinClass; def s_ubr : InstrItinClass; def s_jsr : InstrItinClass; def s_iadd : InstrItinClass; def s_ilog : InstrItinClass; def s_ishf : InstrItinClass; def s_cmov : InstrItinClass; def s_imul : InstrItinClass; def s_imisc : InstrItinClass; def s_fbr : InstrItinClass; def s_fadd : InstrItinClass; def s_fmul : InstrItinClass; def s_fcmov : InstrItinClass; def s_fdivt : InstrItinClass; def s_fdivs : InstrItinClass; def s_fsqrts: InstrItinClass; def s_fsqrtt: InstrItinClass; def s_ftoi : InstrItinClass; def s_itof : InstrItinClass; def s_pseudo : InstrItinClass; //Table 2­4 Instruction Class Latency in Cycles //modified some def Alpha21264Itineraries : ProcessorItineraries<[ InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]>, InstrItinData]> ]>;