; Test the MSA intrinsics that are encoded with the 3R instruction format. ; There are lots of these so this covers those beginning with 's' ; RUN: llc -march=mips -mattr=+msa,+fp64 < %s | FileCheck %s ; RUN: llc -march=mipsel -mattr=+msa,+fp64 < %s | FileCheck %s @llvm_mips_sld_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_sld_b_ARG2 = global i32 10, align 16 @llvm_mips_sld_b_RES = global <16 x i8> , align 16 define void @llvm_mips_sld_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_sld_b_ARG1 %1 = load i32* @llvm_mips_sld_b_ARG2 %2 = tail call <16 x i8> @llvm.mips.sld.b(<16 x i8> %0, i32 %1) store <16 x i8> %2, <16 x i8>* @llvm_mips_sld_b_RES ret void } declare <16 x i8> @llvm.mips.sld.b(<16 x i8>, i32) nounwind ; CHECK: llvm_mips_sld_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sld_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sld_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: lw [[RT:\$[0-9]+]], 0([[R2]]) ; CHECK-DAG: sld.b [[WD:\$w[0-9]+]], [[WS]]{{\[}}[[RT]]{{\]}} ; CHECK-DAG: st.b [[WD]] ; CHECK: .size llvm_mips_sld_b_test ; @llvm_mips_sld_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_sld_h_ARG2 = global i32 10, align 16 @llvm_mips_sld_h_RES = global <8 x i16> , align 16 define void @llvm_mips_sld_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_sld_h_ARG1 %1 = load i32* @llvm_mips_sld_h_ARG2 %2 = tail call <8 x i16> @llvm.mips.sld.h(<8 x i16> %0, i32 %1) store <8 x i16> %2, <8 x i16>* @llvm_mips_sld_h_RES ret void } declare <8 x i16> @llvm.mips.sld.h(<8 x i16>, i32) nounwind ; CHECK: llvm_mips_sld_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sld_h_ARG1) ; CHECK-DAG: lw [[RT:\$[0-9]+]], %got(llvm_mips_sld_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: lw [[RT:\$[0-9]+]], 0([[R2]]) ; CHECK-DAG: sld.h [[WD:\$w[0-9]+]], [[WS]]{{\[}}[[RT]]{{\]}} ; CHECK-DAG: st.h [[WD]] ; CHECK: .size llvm_mips_sld_h_test ; @llvm_mips_sld_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_sld_w_ARG2 = global i32 10, align 16 @llvm_mips_sld_w_RES = global <4 x i32> , align 16 define void @llvm_mips_sld_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_sld_w_ARG1 %1 = load i32* @llvm_mips_sld_w_ARG2 %2 = tail call <4 x i32> @llvm.mips.sld.w(<4 x i32> %0, i32 %1) store <4 x i32> %2, <4 x i32>* @llvm_mips_sld_w_RES ret void } declare <4 x i32> @llvm.mips.sld.w(<4 x i32>, i32) nounwind ; CHECK: llvm_mips_sld_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sld_w_ARG1) ; CHECK-DAG: lw [[RT:\$[0-9]+]], %got(llvm_mips_sld_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: lw [[RT:\$[0-9]+]], 0([[R2]]) ; CHECK-DAG: sld.w [[WD:\$w[0-9]+]], [[WS]]{{\[}}[[RT]]{{\]}} ; CHECK-DAG: st.w [[WD]] ; CHECK: .size llvm_mips_sld_w_test ; @llvm_mips_sld_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_sld_d_ARG2 = global i32 10, align 16 @llvm_mips_sld_d_RES = global <2 x i64> , align 16 define void @llvm_mips_sld_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_sld_d_ARG1 %1 = load i32* @llvm_mips_sld_d_ARG2 %2 = tail call <2 x i64> @llvm.mips.sld.d(<2 x i64> %0, i32 %1) store <2 x i64> %2, <2 x i64>* @llvm_mips_sld_d_RES ret void } declare <2 x i64> @llvm.mips.sld.d(<2 x i64>, i32) nounwind ; CHECK: llvm_mips_sld_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sld_d_ARG1) ; CHECK-DAG: lw [[RT:\$[0-9]+]], %got(llvm_mips_sld_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: lw [[RT:\$[0-9]+]], 0([[R2]]) ; CHECK-DAG: sld.d [[WD:\$w[0-9]+]], [[WS]]{{\[}}[[RT]]{{\]}} ; CHECK-DAG: st.d [[WD]] ; CHECK: .size llvm_mips_sld_d_test ; @llvm_mips_sll_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_sll_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_sll_b_RES = global <16 x i8> , align 16 define void @llvm_mips_sll_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_sll_b_ARG1 %1 = load <16 x i8>* @llvm_mips_sll_b_ARG2 %2 = tail call <16 x i8> @llvm.mips.sll.b(<16 x i8> %0, <16 x i8> %1) store <16 x i8> %2, <16 x i8>* @llvm_mips_sll_b_RES ret void } declare <16 x i8> @llvm.mips.sll.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_sll_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sll_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sll_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sll.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size llvm_mips_sll_b_test ; @llvm_mips_sll_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_sll_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_sll_h_RES = global <8 x i16> , align 16 define void @llvm_mips_sll_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_sll_h_ARG1 %1 = load <8 x i16>* @llvm_mips_sll_h_ARG2 %2 = tail call <8 x i16> @llvm.mips.sll.h(<8 x i16> %0, <8 x i16> %1) store <8 x i16> %2, <8 x i16>* @llvm_mips_sll_h_RES ret void } declare <8 x i16> @llvm.mips.sll.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_sll_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sll_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sll_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sll.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size llvm_mips_sll_h_test ; @llvm_mips_sll_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_sll_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_sll_w_RES = global <4 x i32> , align 16 define void @llvm_mips_sll_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_sll_w_ARG1 %1 = load <4 x i32>* @llvm_mips_sll_w_ARG2 %2 = tail call <4 x i32> @llvm.mips.sll.w(<4 x i32> %0, <4 x i32> %1) store <4 x i32> %2, <4 x i32>* @llvm_mips_sll_w_RES ret void } declare <4 x i32> @llvm.mips.sll.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_sll_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sll_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sll_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sll.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size llvm_mips_sll_w_test ; @llvm_mips_sll_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_sll_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_sll_d_RES = global <2 x i64> , align 16 define void @llvm_mips_sll_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_sll_d_ARG1 %1 = load <2 x i64>* @llvm_mips_sll_d_ARG2 %2 = tail call <2 x i64> @llvm.mips.sll.d(<2 x i64> %0, <2 x i64> %1) store <2 x i64> %2, <2 x i64>* @llvm_mips_sll_d_RES ret void } declare <2 x i64> @llvm.mips.sll.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_sll_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sll_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sll_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sll.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size llvm_mips_sll_d_test define void @sll_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_sll_b_ARG1 %1 = load <16 x i8>* @llvm_mips_sll_b_ARG2 %2 = shl <16 x i8> %0, %1 store <16 x i8> %2, <16 x i8>* @llvm_mips_sll_b_RES ret void } ; CHECK: sll_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sll_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sll_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sll.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size sll_b_test define void @sll_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_sll_h_ARG1 %1 = load <8 x i16>* @llvm_mips_sll_h_ARG2 %2 = shl <8 x i16> %0, %1 store <8 x i16> %2, <8 x i16>* @llvm_mips_sll_h_RES ret void } ; CHECK: sll_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sll_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sll_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sll.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size sll_h_test define void @sll_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_sll_w_ARG1 %1 = load <4 x i32>* @llvm_mips_sll_w_ARG2 %2 = shl <4 x i32> %0, %1 store <4 x i32> %2, <4 x i32>* @llvm_mips_sll_w_RES ret void } ; CHECK: sll_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sll_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sll_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sll.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size sll_w_test define void @sll_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_sll_d_ARG1 %1 = load <2 x i64>* @llvm_mips_sll_d_ARG2 %2 = shl <2 x i64> %0, %1 store <2 x i64> %2, <2 x i64>* @llvm_mips_sll_d_RES ret void } ; CHECK: sll_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sll_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sll_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sll.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size sll_d_test ; @llvm_mips_sra_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_sra_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_sra_b_RES = global <16 x i8> , align 16 define void @llvm_mips_sra_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_sra_b_ARG1 %1 = load <16 x i8>* @llvm_mips_sra_b_ARG2 %2 = tail call <16 x i8> @llvm.mips.sra.b(<16 x i8> %0, <16 x i8> %1) store <16 x i8> %2, <16 x i8>* @llvm_mips_sra_b_RES ret void } declare <16 x i8> @llvm.mips.sra.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_sra_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sra_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sra_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sra.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size llvm_mips_sra_b_test ; @llvm_mips_sra_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_sra_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_sra_h_RES = global <8 x i16> , align 16 define void @llvm_mips_sra_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_sra_h_ARG1 %1 = load <8 x i16>* @llvm_mips_sra_h_ARG2 %2 = tail call <8 x i16> @llvm.mips.sra.h(<8 x i16> %0, <8 x i16> %1) store <8 x i16> %2, <8 x i16>* @llvm_mips_sra_h_RES ret void } declare <8 x i16> @llvm.mips.sra.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_sra_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sra_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sra_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sra.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size llvm_mips_sra_h_test ; @llvm_mips_sra_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_sra_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_sra_w_RES = global <4 x i32> , align 16 define void @llvm_mips_sra_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_sra_w_ARG1 %1 = load <4 x i32>* @llvm_mips_sra_w_ARG2 %2 = tail call <4 x i32> @llvm.mips.sra.w(<4 x i32> %0, <4 x i32> %1) store <4 x i32> %2, <4 x i32>* @llvm_mips_sra_w_RES ret void } declare <4 x i32> @llvm.mips.sra.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_sra_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sra_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sra_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sra.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size llvm_mips_sra_w_test ; @llvm_mips_sra_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_sra_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_sra_d_RES = global <2 x i64> , align 16 define void @llvm_mips_sra_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_sra_d_ARG1 %1 = load <2 x i64>* @llvm_mips_sra_d_ARG2 %2 = tail call <2 x i64> @llvm.mips.sra.d(<2 x i64> %0, <2 x i64> %1) store <2 x i64> %2, <2 x i64>* @llvm_mips_sra_d_RES ret void } declare <2 x i64> @llvm.mips.sra.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_sra_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sra_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sra_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sra.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size llvm_mips_sra_d_test ; define void @sra_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_sra_b_ARG1 %1 = load <16 x i8>* @llvm_mips_sra_b_ARG2 %2 = ashr <16 x i8> %0, %1 store <16 x i8> %2, <16 x i8>* @llvm_mips_sra_b_RES ret void } ; CHECK: sra_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sra_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sra_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sra.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size sra_b_test define void @sra_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_sra_h_ARG1 %1 = load <8 x i16>* @llvm_mips_sra_h_ARG2 %2 = ashr <8 x i16> %0, %1 store <8 x i16> %2, <8 x i16>* @llvm_mips_sra_h_RES ret void } ; CHECK: sra_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sra_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sra_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sra.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size sra_h_test define void @sra_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_sra_w_ARG1 %1 = load <4 x i32>* @llvm_mips_sra_w_ARG2 %2 = ashr <4 x i32> %0, %1 store <4 x i32> %2, <4 x i32>* @llvm_mips_sra_w_RES ret void } ; CHECK: sra_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sra_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sra_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sra.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size sra_w_test define void @sra_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_sra_d_ARG1 %1 = load <2 x i64>* @llvm_mips_sra_d_ARG2 %2 = ashr <2 x i64> %0, %1 store <2 x i64> %2, <2 x i64>* @llvm_mips_sra_d_RES ret void } ; CHECK: sra_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_sra_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_sra_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: sra.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size sra_d_test @llvm_mips_srar_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_srar_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_srar_b_RES = global <16 x i8> , align 16 define void @llvm_mips_srar_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_srar_b_ARG1 %1 = load <16 x i8>* @llvm_mips_srar_b_ARG2 %2 = tail call <16 x i8> @llvm.mips.srar.b(<16 x i8> %0, <16 x i8> %1) store <16 x i8> %2, <16 x i8>* @llvm_mips_srar_b_RES ret void } declare <16 x i8> @llvm.mips.srar.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_srar_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srar_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srar_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srar.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size llvm_mips_srar_b_test ; @llvm_mips_srar_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_srar_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_srar_h_RES = global <8 x i16> , align 16 define void @llvm_mips_srar_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_srar_h_ARG1 %1 = load <8 x i16>* @llvm_mips_srar_h_ARG2 %2 = tail call <8 x i16> @llvm.mips.srar.h(<8 x i16> %0, <8 x i16> %1) store <8 x i16> %2, <8 x i16>* @llvm_mips_srar_h_RES ret void } declare <8 x i16> @llvm.mips.srar.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_srar_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srar_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srar_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srar.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size llvm_mips_srar_h_test ; @llvm_mips_srar_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_srar_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_srar_w_RES = global <4 x i32> , align 16 define void @llvm_mips_srar_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_srar_w_ARG1 %1 = load <4 x i32>* @llvm_mips_srar_w_ARG2 %2 = tail call <4 x i32> @llvm.mips.srar.w(<4 x i32> %0, <4 x i32> %1) store <4 x i32> %2, <4 x i32>* @llvm_mips_srar_w_RES ret void } declare <4 x i32> @llvm.mips.srar.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_srar_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srar_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srar_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srar.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size llvm_mips_srar_w_test ; @llvm_mips_srar_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_srar_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_srar_d_RES = global <2 x i64> , align 16 define void @llvm_mips_srar_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_srar_d_ARG1 %1 = load <2 x i64>* @llvm_mips_srar_d_ARG2 %2 = tail call <2 x i64> @llvm.mips.srar.d(<2 x i64> %0, <2 x i64> %1) store <2 x i64> %2, <2 x i64>* @llvm_mips_srar_d_RES ret void } declare <2 x i64> @llvm.mips.srar.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_srar_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srar_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srar_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srar.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size llvm_mips_srar_d_test ; @llvm_mips_srl_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_srl_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_srl_b_RES = global <16 x i8> , align 16 define void @llvm_mips_srl_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_srl_b_ARG1 %1 = load <16 x i8>* @llvm_mips_srl_b_ARG2 %2 = tail call <16 x i8> @llvm.mips.srl.b(<16 x i8> %0, <16 x i8> %1) store <16 x i8> %2, <16 x i8>* @llvm_mips_srl_b_RES ret void } declare <16 x i8> @llvm.mips.srl.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_srl_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srl_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srl_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srl.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size llvm_mips_srl_b_test ; @llvm_mips_srl_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_srl_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_srl_h_RES = global <8 x i16> , align 16 define void @llvm_mips_srl_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_srl_h_ARG1 %1 = load <8 x i16>* @llvm_mips_srl_h_ARG2 %2 = tail call <8 x i16> @llvm.mips.srl.h(<8 x i16> %0, <8 x i16> %1) store <8 x i16> %2, <8 x i16>* @llvm_mips_srl_h_RES ret void } declare <8 x i16> @llvm.mips.srl.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_srl_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srl_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srl_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srl.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size llvm_mips_srl_h_test ; @llvm_mips_srl_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_srl_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_srl_w_RES = global <4 x i32> , align 16 define void @llvm_mips_srl_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_srl_w_ARG1 %1 = load <4 x i32>* @llvm_mips_srl_w_ARG2 %2 = tail call <4 x i32> @llvm.mips.srl.w(<4 x i32> %0, <4 x i32> %1) store <4 x i32> %2, <4 x i32>* @llvm_mips_srl_w_RES ret void } declare <4 x i32> @llvm.mips.srl.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_srl_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srl_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srl_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srl.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size llvm_mips_srl_w_test ; @llvm_mips_srl_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_srl_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_srl_d_RES = global <2 x i64> , align 16 define void @llvm_mips_srl_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_srl_d_ARG1 %1 = load <2 x i64>* @llvm_mips_srl_d_ARG2 %2 = tail call <2 x i64> @llvm.mips.srl.d(<2 x i64> %0, <2 x i64> %1) store <2 x i64> %2, <2 x i64>* @llvm_mips_srl_d_RES ret void } declare <2 x i64> @llvm.mips.srl.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_srl_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srl_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srl_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srl.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size llvm_mips_srl_d_test ; @llvm_mips_srlr_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_srlr_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_srlr_b_RES = global <16 x i8> , align 16 define void @llvm_mips_srlr_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_srlr_b_ARG1 %1 = load <16 x i8>* @llvm_mips_srlr_b_ARG2 %2 = tail call <16 x i8> @llvm.mips.srlr.b(<16 x i8> %0, <16 x i8> %1) store <16 x i8> %2, <16 x i8>* @llvm_mips_srlr_b_RES ret void } declare <16 x i8> @llvm.mips.srlr.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_srlr_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srlr_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srlr_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srlr.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size llvm_mips_srlr_b_test ; @llvm_mips_srlr_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_srlr_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_srlr_h_RES = global <8 x i16> , align 16 define void @llvm_mips_srlr_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_srlr_h_ARG1 %1 = load <8 x i16>* @llvm_mips_srlr_h_ARG2 %2 = tail call <8 x i16> @llvm.mips.srlr.h(<8 x i16> %0, <8 x i16> %1) store <8 x i16> %2, <8 x i16>* @llvm_mips_srlr_h_RES ret void } declare <8 x i16> @llvm.mips.srlr.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_srlr_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srlr_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srlr_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srlr.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size llvm_mips_srlr_h_test ; @llvm_mips_srlr_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_srlr_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_srlr_w_RES = global <4 x i32> , align 16 define void @llvm_mips_srlr_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_srlr_w_ARG1 %1 = load <4 x i32>* @llvm_mips_srlr_w_ARG2 %2 = tail call <4 x i32> @llvm.mips.srlr.w(<4 x i32> %0, <4 x i32> %1) store <4 x i32> %2, <4 x i32>* @llvm_mips_srlr_w_RES ret void } declare <4 x i32> @llvm.mips.srlr.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_srlr_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srlr_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srlr_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srlr.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size llvm_mips_srlr_w_test ; @llvm_mips_srlr_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_srlr_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_srlr_d_RES = global <2 x i64> , align 16 define void @llvm_mips_srlr_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_srlr_d_ARG1 %1 = load <2 x i64>* @llvm_mips_srlr_d_ARG2 %2 = tail call <2 x i64> @llvm.mips.srlr.d(<2 x i64> %0, <2 x i64> %1) store <2 x i64> %2, <2 x i64>* @llvm_mips_srlr_d_RES ret void } declare <2 x i64> @llvm.mips.srlr.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_srlr_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srlr_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srlr_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srlr.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size llvm_mips_srlr_d_test ; define void @srl_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_srl_b_ARG1 %1 = load <16 x i8>* @llvm_mips_srl_b_ARG2 %2 = lshr <16 x i8> %0, %1 store <16 x i8> %2, <16 x i8>* @llvm_mips_srl_b_RES ret void } ; CHECK: srl_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srl_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srl_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srl.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size srl_b_test define void @srl_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_srl_h_ARG1 %1 = load <8 x i16>* @llvm_mips_srl_h_ARG2 %2 = lshr <8 x i16> %0, %1 store <8 x i16> %2, <8 x i16>* @llvm_mips_srl_h_RES ret void } ; CHECK: srl_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srl_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srl_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srl.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size srl_h_test define void @srl_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_srl_w_ARG1 %1 = load <4 x i32>* @llvm_mips_srl_w_ARG2 %2 = lshr <4 x i32> %0, %1 store <4 x i32> %2, <4 x i32>* @llvm_mips_srl_w_RES ret void } ; CHECK: srl_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srl_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srl_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srl.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size srl_w_test define void @srl_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_srl_d_ARG1 %1 = load <2 x i64>* @llvm_mips_srl_d_ARG2 %2 = lshr <2 x i64> %0, %1 store <2 x i64> %2, <2 x i64>* @llvm_mips_srl_d_RES ret void } ; CHECK: srl_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_srl_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_srl_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: srl.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size srl_d_test @llvm_mips_subs_s_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_subs_s_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_subs_s_b_RES = global <16 x i8> , align 16 define void @llvm_mips_subs_s_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_subs_s_b_ARG1 %1 = load <16 x i8>* @llvm_mips_subs_s_b_ARG2 %2 = tail call <16 x i8> @llvm.mips.subs.s.b(<16 x i8> %0, <16 x i8> %1) store <16 x i8> %2, <16 x i8>* @llvm_mips_subs_s_b_RES ret void } declare <16 x i8> @llvm.mips.subs.s.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_subs_s_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subs_s_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subs_s_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subs_s.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size llvm_mips_subs_s_b_test ; @llvm_mips_subs_s_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_subs_s_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_subs_s_h_RES = global <8 x i16> , align 16 define void @llvm_mips_subs_s_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_subs_s_h_ARG1 %1 = load <8 x i16>* @llvm_mips_subs_s_h_ARG2 %2 = tail call <8 x i16> @llvm.mips.subs.s.h(<8 x i16> %0, <8 x i16> %1) store <8 x i16> %2, <8 x i16>* @llvm_mips_subs_s_h_RES ret void } declare <8 x i16> @llvm.mips.subs.s.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_subs_s_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subs_s_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subs_s_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subs_s.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size llvm_mips_subs_s_h_test ; @llvm_mips_subs_s_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_subs_s_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_subs_s_w_RES = global <4 x i32> , align 16 define void @llvm_mips_subs_s_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_subs_s_w_ARG1 %1 = load <4 x i32>* @llvm_mips_subs_s_w_ARG2 %2 = tail call <4 x i32> @llvm.mips.subs.s.w(<4 x i32> %0, <4 x i32> %1) store <4 x i32> %2, <4 x i32>* @llvm_mips_subs_s_w_RES ret void } declare <4 x i32> @llvm.mips.subs.s.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_subs_s_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subs_s_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subs_s_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subs_s.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size llvm_mips_subs_s_w_test ; @llvm_mips_subs_s_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_subs_s_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_subs_s_d_RES = global <2 x i64> , align 16 define void @llvm_mips_subs_s_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_subs_s_d_ARG1 %1 = load <2 x i64>* @llvm_mips_subs_s_d_ARG2 %2 = tail call <2 x i64> @llvm.mips.subs.s.d(<2 x i64> %0, <2 x i64> %1) store <2 x i64> %2, <2 x i64>* @llvm_mips_subs_s_d_RES ret void } declare <2 x i64> @llvm.mips.subs.s.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_subs_s_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subs_s_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subs_s_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subs_s.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size llvm_mips_subs_s_d_test ; @llvm_mips_subs_u_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_subs_u_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_subs_u_b_RES = global <16 x i8> , align 16 define void @llvm_mips_subs_u_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_subs_u_b_ARG1 %1 = load <16 x i8>* @llvm_mips_subs_u_b_ARG2 %2 = tail call <16 x i8> @llvm.mips.subs.u.b(<16 x i8> %0, <16 x i8> %1) store <16 x i8> %2, <16 x i8>* @llvm_mips_subs_u_b_RES ret void } declare <16 x i8> @llvm.mips.subs.u.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_subs_u_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subs_u_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subs_u_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subs_u.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size llvm_mips_subs_u_b_test ; @llvm_mips_subs_u_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_subs_u_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_subs_u_h_RES = global <8 x i16> , align 16 define void @llvm_mips_subs_u_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_subs_u_h_ARG1 %1 = load <8 x i16>* @llvm_mips_subs_u_h_ARG2 %2 = tail call <8 x i16> @llvm.mips.subs.u.h(<8 x i16> %0, <8 x i16> %1) store <8 x i16> %2, <8 x i16>* @llvm_mips_subs_u_h_RES ret void } declare <8 x i16> @llvm.mips.subs.u.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_subs_u_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subs_u_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subs_u_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subs_u.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size llvm_mips_subs_u_h_test ; @llvm_mips_subs_u_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_subs_u_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_subs_u_w_RES = global <4 x i32> , align 16 define void @llvm_mips_subs_u_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_subs_u_w_ARG1 %1 = load <4 x i32>* @llvm_mips_subs_u_w_ARG2 %2 = tail call <4 x i32> @llvm.mips.subs.u.w(<4 x i32> %0, <4 x i32> %1) store <4 x i32> %2, <4 x i32>* @llvm_mips_subs_u_w_RES ret void } declare <4 x i32> @llvm.mips.subs.u.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_subs_u_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subs_u_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subs_u_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subs_u.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size llvm_mips_subs_u_w_test ; @llvm_mips_subs_u_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_subs_u_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_subs_u_d_RES = global <2 x i64> , align 16 define void @llvm_mips_subs_u_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_subs_u_d_ARG1 %1 = load <2 x i64>* @llvm_mips_subs_u_d_ARG2 %2 = tail call <2 x i64> @llvm.mips.subs.u.d(<2 x i64> %0, <2 x i64> %1) store <2 x i64> %2, <2 x i64>* @llvm_mips_subs_u_d_RES ret void } declare <2 x i64> @llvm.mips.subs.u.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_subs_u_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subs_u_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subs_u_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subs_u.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size llvm_mips_subs_u_d_test ; @llvm_mips_subsus_u_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_subsus_u_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_subsus_u_b_RES = global <16 x i8> , align 16 define void @llvm_mips_subsus_u_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_subsus_u_b_ARG1 %1 = load <16 x i8>* @llvm_mips_subsus_u_b_ARG2 %2 = tail call <16 x i8> @llvm.mips.subsus.u.b(<16 x i8> %0, <16 x i8> %1) store <16 x i8> %2, <16 x i8>* @llvm_mips_subsus_u_b_RES ret void } declare <16 x i8> @llvm.mips.subsus.u.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_subsus_u_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subsus_u_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subsus_u_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subsus_u.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size llvm_mips_subsus_u_b_test ; @llvm_mips_subsus_u_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_subsus_u_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_subsus_u_h_RES = global <8 x i16> , align 16 define void @llvm_mips_subsus_u_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_subsus_u_h_ARG1 %1 = load <8 x i16>* @llvm_mips_subsus_u_h_ARG2 %2 = tail call <8 x i16> @llvm.mips.subsus.u.h(<8 x i16> %0, <8 x i16> %1) store <8 x i16> %2, <8 x i16>* @llvm_mips_subsus_u_h_RES ret void } declare <8 x i16> @llvm.mips.subsus.u.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_subsus_u_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subsus_u_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subsus_u_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subsus_u.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size llvm_mips_subsus_u_h_test ; @llvm_mips_subsus_u_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_subsus_u_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_subsus_u_w_RES = global <4 x i32> , align 16 define void @llvm_mips_subsus_u_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_subsus_u_w_ARG1 %1 = load <4 x i32>* @llvm_mips_subsus_u_w_ARG2 %2 = tail call <4 x i32> @llvm.mips.subsus.u.w(<4 x i32> %0, <4 x i32> %1) store <4 x i32> %2, <4 x i32>* @llvm_mips_subsus_u_w_RES ret void } declare <4 x i32> @llvm.mips.subsus.u.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_subsus_u_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subsus_u_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subsus_u_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subsus_u.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size llvm_mips_subsus_u_w_test ; @llvm_mips_subsus_u_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_subsus_u_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_subsus_u_d_RES = global <2 x i64> , align 16 define void @llvm_mips_subsus_u_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_subsus_u_d_ARG1 %1 = load <2 x i64>* @llvm_mips_subsus_u_d_ARG2 %2 = tail call <2 x i64> @llvm.mips.subsus.u.d(<2 x i64> %0, <2 x i64> %1) store <2 x i64> %2, <2 x i64>* @llvm_mips_subsus_u_d_RES ret void } declare <2 x i64> @llvm.mips.subsus.u.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_subsus_u_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subsus_u_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subsus_u_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subsus_u.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size llvm_mips_subsus_u_d_test ; @llvm_mips_subsuu_s_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_subsuu_s_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_subsuu_s_b_RES = global <16 x i8> , align 16 define void @llvm_mips_subsuu_s_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_subsuu_s_b_ARG1 %1 = load <16 x i8>* @llvm_mips_subsuu_s_b_ARG2 %2 = tail call <16 x i8> @llvm.mips.subsuu.s.b(<16 x i8> %0, <16 x i8> %1) store <16 x i8> %2, <16 x i8>* @llvm_mips_subsuu_s_b_RES ret void } declare <16 x i8> @llvm.mips.subsuu.s.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_subsuu_s_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subsuu_s_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subsuu_s_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subsuu_s.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size llvm_mips_subsuu_s_b_test ; @llvm_mips_subsuu_s_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_subsuu_s_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_subsuu_s_h_RES = global <8 x i16> , align 16 define void @llvm_mips_subsuu_s_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_subsuu_s_h_ARG1 %1 = load <8 x i16>* @llvm_mips_subsuu_s_h_ARG2 %2 = tail call <8 x i16> @llvm.mips.subsuu.s.h(<8 x i16> %0, <8 x i16> %1) store <8 x i16> %2, <8 x i16>* @llvm_mips_subsuu_s_h_RES ret void } declare <8 x i16> @llvm.mips.subsuu.s.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_subsuu_s_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subsuu_s_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subsuu_s_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subsuu_s.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size llvm_mips_subsuu_s_h_test ; @llvm_mips_subsuu_s_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_subsuu_s_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_subsuu_s_w_RES = global <4 x i32> , align 16 define void @llvm_mips_subsuu_s_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_subsuu_s_w_ARG1 %1 = load <4 x i32>* @llvm_mips_subsuu_s_w_ARG2 %2 = tail call <4 x i32> @llvm.mips.subsuu.s.w(<4 x i32> %0, <4 x i32> %1) store <4 x i32> %2, <4 x i32>* @llvm_mips_subsuu_s_w_RES ret void } declare <4 x i32> @llvm.mips.subsuu.s.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_subsuu_s_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subsuu_s_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subsuu_s_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subsuu_s.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size llvm_mips_subsuu_s_w_test ; @llvm_mips_subsuu_s_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_subsuu_s_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_subsuu_s_d_RES = global <2 x i64> , align 16 define void @llvm_mips_subsuu_s_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_subsuu_s_d_ARG1 %1 = load <2 x i64>* @llvm_mips_subsuu_s_d_ARG2 %2 = tail call <2 x i64> @llvm.mips.subsuu.s.d(<2 x i64> %0, <2 x i64> %1) store <2 x i64> %2, <2 x i64>* @llvm_mips_subsuu_s_d_RES ret void } declare <2 x i64> @llvm.mips.subsuu.s.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_subsuu_s_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subsuu_s_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subsuu_s_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subsuu_s.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size llvm_mips_subsuu_s_d_test ; @llvm_mips_subv_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_subv_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_subv_b_RES = global <16 x i8> , align 16 define void @llvm_mips_subv_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_subv_b_ARG1 %1 = load <16 x i8>* @llvm_mips_subv_b_ARG2 %2 = tail call <16 x i8> @llvm.mips.subv.b(<16 x i8> %0, <16 x i8> %1) store <16 x i8> %2, <16 x i8>* @llvm_mips_subv_b_RES ret void } declare <16 x i8> @llvm.mips.subv.b(<16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_subv_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subv_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subv_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subv.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size llvm_mips_subv_b_test ; @llvm_mips_subv_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_subv_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_subv_h_RES = global <8 x i16> , align 16 define void @llvm_mips_subv_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_subv_h_ARG1 %1 = load <8 x i16>* @llvm_mips_subv_h_ARG2 %2 = tail call <8 x i16> @llvm.mips.subv.h(<8 x i16> %0, <8 x i16> %1) store <8 x i16> %2, <8 x i16>* @llvm_mips_subv_h_RES ret void } declare <8 x i16> @llvm.mips.subv.h(<8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_subv_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subv_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subv_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subv.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size llvm_mips_subv_h_test ; @llvm_mips_subv_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_subv_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_subv_w_RES = global <4 x i32> , align 16 define void @llvm_mips_subv_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_subv_w_ARG1 %1 = load <4 x i32>* @llvm_mips_subv_w_ARG2 %2 = tail call <4 x i32> @llvm.mips.subv.w(<4 x i32> %0, <4 x i32> %1) store <4 x i32> %2, <4 x i32>* @llvm_mips_subv_w_RES ret void } declare <4 x i32> @llvm.mips.subv.w(<4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_subv_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subv_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subv_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subv.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size llvm_mips_subv_w_test ; @llvm_mips_subv_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_subv_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_subv_d_RES = global <2 x i64> , align 16 define void @llvm_mips_subv_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_subv_d_ARG1 %1 = load <2 x i64>* @llvm_mips_subv_d_ARG2 %2 = tail call <2 x i64> @llvm.mips.subv.d(<2 x i64> %0, <2 x i64> %1) store <2 x i64> %2, <2 x i64>* @llvm_mips_subv_d_RES ret void } declare <2 x i64> @llvm.mips.subv.d(<2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_subv_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subv_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subv_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subv.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size llvm_mips_subv_d_test ; define void @subv_b_test() nounwind { entry: %0 = load <16 x i8>* @llvm_mips_subv_b_ARG1 %1 = load <16 x i8>* @llvm_mips_subv_b_ARG2 %2 = sub <16 x i8> %0, %1 store <16 x i8> %2, <16 x i8>* @llvm_mips_subv_b_RES ret void } ; CHECK: subv_b_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subv_b_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subv_b_ARG2) ; CHECK-DAG: ld.b [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.b [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subv.b [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.b [[WD]] ; CHECK: .size subv_b_test define void @subv_h_test() nounwind { entry: %0 = load <8 x i16>* @llvm_mips_subv_h_ARG1 %1 = load <8 x i16>* @llvm_mips_subv_h_ARG2 %2 = sub <8 x i16> %0, %1 store <8 x i16> %2, <8 x i16>* @llvm_mips_subv_h_RES ret void } ; CHECK: subv_h_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subv_h_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subv_h_ARG2) ; CHECK-DAG: ld.h [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.h [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subv.h [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.h [[WD]] ; CHECK: .size subv_h_test define void @subv_w_test() nounwind { entry: %0 = load <4 x i32>* @llvm_mips_subv_w_ARG1 %1 = load <4 x i32>* @llvm_mips_subv_w_ARG2 %2 = sub <4 x i32> %0, %1 store <4 x i32> %2, <4 x i32>* @llvm_mips_subv_w_RES ret void } ; CHECK: subv_w_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subv_w_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subv_w_ARG2) ; CHECK-DAG: ld.w [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.w [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subv.w [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.w [[WD]] ; CHECK: .size subv_w_test define void @subv_d_test() nounwind { entry: %0 = load <2 x i64>* @llvm_mips_subv_d_ARG1 %1 = load <2 x i64>* @llvm_mips_subv_d_ARG2 %2 = sub <2 x i64> %0, %1 store <2 x i64> %2, <2 x i64>* @llvm_mips_subv_d_RES ret void } ; CHECK: subv_d_test: ; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_subv_d_ARG1) ; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_subv_d_ARG2) ; CHECK-DAG: ld.d [[WS:\$w[0-9]+]], 0([[R1]]) ; CHECK-DAG: ld.d [[WT:\$w[0-9]+]], 0([[R2]]) ; CHECK-DAG: subv.d [[WD:\$w[0-9]+]], [[WS]], [[WT]] ; CHECK-DAG: st.d [[WD]] ; CHECK: .size subv_d_test ;