; Test the MSA splat intrinsics that are encoded with the 3R instruction ; format. ; RUN: llc -march=mips -mattr=+msa,+fp64 < %s | \ ; RUN: FileCheck -check-prefix=MIPS32 %s ; RUN: llc -march=mipsel -mattr=+msa,+fp64 < %s | \ ; RUN: FileCheck -check-prefix=MIPS32 %s @llvm_mips_splat_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_splat_b_RES = global <16 x i8> , align 16 define void @llvm_mips_splat_b_test(i32 %a) nounwind { entry: %0 = load <16 x i8>* @llvm_mips_splat_b_ARG1 %1 = tail call <16 x i8> @llvm.mips.splat.b(<16 x i8> %0, i32 %a) store <16 x i8> %1, <16 x i8>* @llvm_mips_splat_b_RES ret void } declare <16 x i8> @llvm.mips.splat.b(<16 x i8>, i32) nounwind ; MIPS32: llvm_mips_splat_b_test: ; MIPS32-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_splat_b_ARG1)( ; MIPS32-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_splat_b_RES)( ; MIPS32-DAG: ld.b [[R3:\$w[0-9]+]], 0([[R1]]) ; MIPS32-DAG: splat.b [[R4:\$w[0-9]+]], [[R3]][$4] ; MIPS32-DAG: st.b [[R4]], 0([[R2]]) ; MIPS32: .size llvm_mips_splat_b_test @llvm_mips_splat_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_splat_h_RES = global <8 x i16> , align 16 define void @llvm_mips_splat_h_test(i32 %a) nounwind { entry: %0 = load <8 x i16>* @llvm_mips_splat_h_ARG1 %1 = tail call <8 x i16> @llvm.mips.splat.h(<8 x i16> %0, i32 %a) store <8 x i16> %1, <8 x i16>* @llvm_mips_splat_h_RES ret void } declare <8 x i16> @llvm.mips.splat.h(<8 x i16>, i32) nounwind ; MIPS32: llvm_mips_splat_h_test: ; MIPS32-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_splat_h_ARG1)( ; MIPS32-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_splat_h_RES)( ; MIPS32-DAG: ld.h [[R3:\$w[0-9]+]], 0([[R1]]) ; MIPS32-DAG: splat.h [[R4:\$w[0-9]+]], [[R3]][$4] ; MIPS32-DAG: st.h [[R4]], 0([[R2]]) ; MIPS32: .size llvm_mips_splat_h_test @llvm_mips_splat_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_splat_w_RES = global <4 x i32> , align 16 define void @llvm_mips_splat_w_test(i32 %a) nounwind { entry: %0 = load <4 x i32>* @llvm_mips_splat_w_ARG1 %1 = tail call <4 x i32> @llvm.mips.splat.w(<4 x i32> %0, i32 %a) store <4 x i32> %1, <4 x i32>* @llvm_mips_splat_w_RES ret void } declare <4 x i32> @llvm.mips.splat.w(<4 x i32>, i32) nounwind ; MIPS32: llvm_mips_splat_w_test: ; MIPS32-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_splat_w_ARG1)( ; MIPS32-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_splat_w_RES)( ; MIPS32-DAG: ld.w [[R3:\$w[0-9]+]], 0([[R1]]) ; MIPS32-DAG: splat.w [[R4:\$w[0-9]+]], [[R3]][$4] ; MIPS32-DAG: st.w [[R4]], 0([[R2]]) ; MIPS32: .size llvm_mips_splat_w_test @llvm_mips_splat_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_splat_d_RES = global <2 x i64> , align 16 define void @llvm_mips_splat_d_test(i32 %a) nounwind { entry: %0 = load <2 x i64>* @llvm_mips_splat_d_ARG1 %1 = tail call <2 x i64> @llvm.mips.splat.d(<2 x i64> %0, i32 %a) store <2 x i64> %1, <2 x i64>* @llvm_mips_splat_d_RES ret void } declare <2 x i64> @llvm.mips.splat.d(<2 x i64>, i32) nounwind ; MIPS32: llvm_mips_splat_d_test: ; FIXME: This test is currently disabled for MIPS32 because the indices are ; difficult to match. This is because 64-bit values cannot be stored in ; GPR32. ; MIPS64-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_splat_d_ARG1)( ; MIPS64-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_splat_d_RES)( ; MIPS64-DAG: ld.d [[R3:\$w[0-9]+]], 0([[R1]]) ; MIPS64-DAG: splat.d [[R4:\$w[0-9]+]], [[R3]][$4] ; MIPS64-DAG: st.d [[R4]], 0([[R2]]) ; MIPS32: .size llvm_mips_splat_d_test