summaryrefslogtreecommitdiff
path: root/test/CodeGen/CellSPU/intrinsics_float.ll
blob: 81373470d06926007b035ea1820aa53904df1cb6 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
; RUN: llc < %s -march=cellspu > %t1.s
; RUN: grep fa      %t1.s | count 5
; RUN: grep fs      %t1.s | count 5
; RUN: grep fm      %t1.s | count 15
; RUN: grep fceq    %t1.s | count 5
; RUN: grep fcmeq   %t1.s | count 5
; RUN: grep fcgt    %t1.s | count 5
; RUN: grep fcmgt   %t1.s | count 5
; RUN: grep fma     %t1.s | count 5
; RUN: grep fnms    %t1.s | count 5
; RUN: grep fms     %t1.s | count 5
target datalayout = "E-p:32:32:128-f64:64:128-f32:32:128-i64:32:128-i32:32:128-i16:16:128-i8:8:128-i1:8:128-a0:0:128-v128:128:128-s0:128:128"
target triple = "spu"

declare <4 x i32> @llvm.spu.si.shli(<4 x i32>, i8)

declare <4 x float> @llvm.spu.si.fa(<4 x float>, <4 x float>)
declare <4 x float> @llvm.spu.si.fs(<4 x float>, <4 x float>)
declare <4 x float> @llvm.spu.si.fm(<4 x float>, <4 x float>)

declare <4 x float> @llvm.spu.si.fceq(<4 x float>, <4 x float>)
declare <4 x float> @llvm.spu.si.fcmeq(<4 x float>, <4 x float>)
declare <4 x float> @llvm.spu.si.fcgt(<4 x float>, <4 x float>)
declare <4 x float> @llvm.spu.si.fcmgt(<4 x float>, <4 x float>)

declare <4 x float> @llvm.spu.si.fma(<4 x float>, <4 x float>, <4 x float>)
declare <4 x float> @llvm.spu.si.fnms(<4 x float>, <4 x float>, <4 x float>)
declare <4 x float> @llvm.spu.si.fms(<4 x float>, <4 x float>, <4 x float>)

define <4 x i32> @test(<4 x i32> %A) {
        call <4 x i32> @llvm.spu.si.shli(<4 x i32> %A, i8 3)
        %Y = bitcast <4 x i32> %1 to <4 x i32>
        ret <4 x i32> %Y
}

define <4 x float> @fatest(<4 x float> %A, <4 x float> %B) {
        call <4 x float> @llvm.spu.si.fa(<4 x float> %A, <4 x float> %B)
        %Y = bitcast <4 x float> %1 to <4 x float>
        ret <4 x float> %Y
}

define <4 x float> @fstest(<4 x float> %A, <4 x float> %B) {
        call <4 x float> @llvm.spu.si.fs(<4 x float> %A, <4 x float> %B)
        %Y = bitcast <4 x float> %1 to <4 x float>
        ret <4 x float> %Y
}

define <4 x float> @fmtest(<4 x float> %A, <4 x float> %B) {
        call <4 x float> @llvm.spu.si.fm(<4 x float> %A, <4 x float> %B)
        %Y = bitcast <4 x float> %1 to <4 x float>
        ret <4 x float> %Y
}

define <4 x float> @fceqtest(<4 x float> %A, <4 x float> %B) {
        call <4 x float> @llvm.spu.si.fceq(<4 x float> %A, <4 x float> %B)
        %Y = bitcast <4 x float> %1 to <4 x float>
        ret <4 x float> %Y
}

define <4 x float> @fcmeqtest(<4 x float> %A, <4 x float> %B) {
        call <4 x float> @llvm.spu.si.fcmeq(<4 x float> %A, <4 x float> %B)
        %Y = bitcast <4 x float> %1 to <4 x float>
        ret <4 x float> %Y
}

define <4 x float> @fcgttest(<4 x float> %A, <4 x float> %B) {
        call <4 x float> @llvm.spu.si.fcgt(<4 x float> %A, <4 x float> %B)
        %Y = bitcast <4 x float> %1 to <4 x float>
        ret <4 x float> %Y
}

define <4 x float> @fcmgttest(<4 x float> %A, <4 x float> %B) {
        call <4 x float> @llvm.spu.si.fcmgt(<4 x float> %A, <4 x float> %B)
        %Y = bitcast <4 x float> %1 to <4 x float>
        ret <4 x float> %Y
}

define <4 x float> @fmatest(<4 x float> %A, <4 x float> %B, <4 x float> %C) {
        call <4 x float> @llvm.spu.si.fma(<4 x float> %A, <4 x float> %B, <4 x float> %C)
        %Y = bitcast <4 x float> %1 to <4 x float>
        ret <4 x float> %Y
}

define <4 x float> @fnmstest(<4 x float> %A, <4 x float> %B, <4 x float> %C) {
        call <4 x float> @llvm.spu.si.fnms(<4 x float> %A, <4 x float> %B, <4 x float> %C)
        %Y = bitcast <4 x float> %1 to <4 x float>
        ret <4 x float> %Y
}

define <4 x float> @fmstest(<4 x float> %A, <4 x float> %B, <4 x float> %C) {
        call <4 x float> @llvm.spu.si.fms(<4 x float> %A, <4 x float> %B, <4 x float> %C)
        %Y = bitcast <4 x float> %1 to <4 x float>
        ret <4 x float> %Y
}