summaryrefslogtreecommitdiff
path: root/include
diff options
context:
space:
mode:
authorEvan Cheng <evan.cheng@apple.com>2012-01-12 02:35:23 +0000
committerEvan Cheng <evan.cheng@apple.com>2012-01-12 02:35:23 +0000
commite5dafc395656645c3a5d90e7c1b55477800f2ab1 (patch)
treec97e1828e62eac37f2525745246144172ea262be /include
parentc59d9df2487accc82c2d128bba2aaf029c4a077d (diff)
downloadllvm-e5dafc395656645c3a5d90e7c1b55477800f2ab1.tar.gz
llvm-e5dafc395656645c3a5d90e7c1b55477800f2ab1.tar.bz2
llvm-e5dafc395656645c3a5d90e7c1b55477800f2ab1.tar.xz
Move Sched::Preference out of TargetMachine.h where it is not referenced.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@148014 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'include')
-rw-r--r--include/llvm/CodeGen/ScheduleDAG.h2
-rw-r--r--include/llvm/Target/TargetLowering.h9
-rw-r--r--include/llvm/Target/TargetMachine.h9
3 files changed, 10 insertions, 10 deletions
diff --git a/include/llvm/CodeGen/ScheduleDAG.h b/include/llvm/CodeGen/ScheduleDAG.h
index cdc4f433f3..58a3a9cb59 100644
--- a/include/llvm/CodeGen/ScheduleDAG.h
+++ b/include/llvm/CodeGen/ScheduleDAG.h
@@ -16,7 +16,7 @@
#define LLVM_CODEGEN_SCHEDULEDAG_H
#include "llvm/CodeGen/MachineBasicBlock.h"
-#include "llvm/Target/TargetMachine.h"
+#include "llvm/Target/TargetLowering.h"
#include "llvm/ADT/DenseMap.h"
#include "llvm/ADT/BitVector.h"
#include "llvm/ADT/GraphTraits.h"
diff --git a/include/llvm/Target/TargetLowering.h b/include/llvm/Target/TargetLowering.h
index e3b2ebbfee..456966b5de 100644
--- a/include/llvm/Target/TargetLowering.h
+++ b/include/llvm/Target/TargetLowering.h
@@ -53,6 +53,15 @@ namespace llvm {
class TargetLoweringObjectFile;
class Value;
+ namespace Sched {
+ enum Preference {
+ None, // No preference
+ RegPressure, // Scheduling for lowest register pressure.
+ Hybrid, // Scheduling for both latency and register pressure.
+ ILP // Scheduling for ILP in low register pressure mode.
+ };
+ }
+
// FIXME: should this be here?
namespace TLSModel {
enum Model {
diff --git a/include/llvm/Target/TargetMachine.h b/include/llvm/Target/TargetMachine.h
index c169e063d0..61c60c5c73 100644
--- a/include/llvm/Target/TargetMachine.h
+++ b/include/llvm/Target/TargetMachine.h
@@ -44,15 +44,6 @@ class TargetSubtargetInfo;
class formatted_raw_ostream;
class raw_ostream;
-namespace Sched {
- enum Preference {
- None, // No preference
- RegPressure, // Scheduling for lowest register pressure.
- Hybrid, // Scheduling for both latency and register pressure.
- ILP // Scheduling for ILP in low register pressure mode.
- };
-}
-
//===----------------------------------------------------------------------===//
///
/// TargetMachine - Primary interface to the complete machine description for