summaryrefslogtreecommitdiff
path: root/lib/Target/PowerPC/PPCRegisterInfo.td
diff options
context:
space:
mode:
authorRafael Espindola <rafael.espindola@gmail.com>2011-05-26 19:25:47 +0000
committerRafael Espindola <rafael.espindola@gmail.com>2011-05-26 19:25:47 +0000
commita5e62019d771fd0b01311cc0136e64b66b299eb1 (patch)
tree6a81d1f10d427fa7ef294c0453dcabad5d0c57f6 /lib/Target/PowerPC/PPCRegisterInfo.td
parent4f5716ab88269a396e98ce1426372221534dcb6a (diff)
downloadllvm-a5e62019d771fd0b01311cc0136e64b66b299eb1.tar.gz
llvm-a5e62019d771fd0b01311cc0136e64b66b299eb1.tar.bz2
llvm-a5e62019d771fd0b01311cc0136e64b66b299eb1.tar.xz
Fix some dwarf register numbers.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@132136 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib/Target/PowerPC/PPCRegisterInfo.td')
-rw-r--r--lib/Target/PowerPC/PPCRegisterInfo.td2
1 files changed, 1 insertions, 1 deletions
diff --git a/lib/Target/PowerPC/PPCRegisterInfo.td b/lib/Target/PowerPC/PPCRegisterInfo.td
index 26391657fd..da98ef070a 100644
--- a/lib/Target/PowerPC/PPCRegisterInfo.td
+++ b/lib/Target/PowerPC/PPCRegisterInfo.td
@@ -256,7 +256,7 @@ def CTR : SPR<9, "ctr">, DwarfRegNum<[66]>;
def CTR8 : SPR<9, "ctr">, DwarfRegNum<[66]>;
// VRsave register
-def VRSAVE: SPR<256, "VRsave">, DwarfRegNum<[107]>;
+def VRSAVE: SPR<256, "VRsave">, DwarfRegNum<[109]>;
// Carry bit. In the architecture this is really bit 0 of the XER register
// (which really is SPR register 1); this is the only bit interesting to a