summaryrefslogtreecommitdiff
path: root/test/CodeGen/R600/lshr.ll
blob: cfbcc3484d41007c4e024d461d3fe19b9c11caa6 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
;RUN: llc < %s -march=r600 -mcpu=verde | FileCheck %s

;CHECK: V_LSHR_B32_e64 {{VGPR[0-9]}}, SGPR{{[0-9]}}, 1

define void @test(i32 %p) {
   %i = udiv i32 %p, 2
   %r = bitcast i32 %i to float
   call void @llvm.SI.export(i32 15, i32 0, i32 1, i32 12, i32 0, float %r, float %r, float %r, float %r)
   ret void
}

declare <4 x float> @llvm.SI.sample.(i32, <4 x i32>, <8 x i32>, <4 x i32>, i32) readnone

declare void @llvm.SI.export(i32, i32, i32, i32, i32, float, float, float, float)