summaryrefslogtreecommitdiff
path: root/test/CodeGen/X86/fast-isel-select-pseudo-cmov.ll
blob: 1ec4d64fe20936c32d89ef2490fabe8b5b80e41f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
; RUN: llc < %s -mtriple=x86_64-apple-darwin10                                              | FileCheck %s
; RUN: llc < %s -mtriple=x86_64-apple-darwin10 -fast-isel -fast-isel-abort                  | FileCheck %s
; RUN: llc < %s -mtriple=x86_64-apple-darwin10                             -mcpu=corei7-avx | FileCheck %s
; RUN: llc < %s -mtriple=x86_64-apple-darwin10 -fast-isel -fast-isel-abort -mcpu=corei7-avx | FileCheck %s


define float @select_fcmp_one_f32(float %a, float %b, float %c, float %d) {
; CHECK-LABEL: select_fcmp_one_f32
; CHECK:       ucomiss %xmm1, %xmm0
; CHECK-NEXT:  jne [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  movaps %xmm2, %xmm0
  %1 = fcmp one float %a, %b
  %2 = select i1 %1, float %c, float %d
  ret float %2
}

define double @select_fcmp_one_f64(double %a, double %b, double %c, double %d) {
; CHECK-LABEL: select_fcmp_one_f64
; CHECK:       ucomisd %xmm1, %xmm0
; CHECK-NEXT:  jne [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  movaps  %xmm2, %xmm0
  %1 = fcmp one double %a, %b
  %2 = select i1 %1, double %c, double %d
  ret double %2
}

define float @select_icmp_eq_f32(i64 %a, i64 %b, float %c, float %d) {
; CHECK-LABEL: select_icmp_eq_f32
; CHECK:       cmpq %rsi, %rdi
; CHECK-NEXT:  je [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  retq
  %1 = icmp eq i64 %a, %b
  %2 = select i1 %1, float %c, float %d
  ret float %2
}

define float @select_icmp_ne_f32(i64 %a, i64 %b, float %c, float %d) {
; CHECK-LABEL: select_icmp_ne_f32
; CHECK:       cmpq %rsi, %rdi
; CHECK-NEXT:  jne [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  retq
  %1 = icmp ne i64 %a, %b
  %2 = select i1 %1, float %c, float %d
  ret float %2
}

define float @select_icmp_ugt_f32(i64 %a, i64 %b, float %c, float %d) {
; CHECK-LABEL: select_icmp_ugt_f32
; CHECK:       cmpq %rsi, %rdi
; CHECK-NEXT:  ja [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  retq
  %1 = icmp ugt i64 %a, %b
  %2 = select i1 %1, float %c, float %d
  ret float %2
}

define float @select_icmp_uge_f32(i64 %a, i64 %b, float %c, float %d) {
; CHECK-LABEL: select_icmp_uge_f32
; CHECK:       cmpq %rsi, %rdi
; CHECK-NEXT:  jae [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  retq
  %1 = icmp uge i64 %a, %b
  %2 = select i1 %1, float %c, float %d
  ret float %2
}

define float @select_icmp_ult_f32(i64 %a, i64 %b, float %c, float %d) {
; CHECK-LABEL: select_icmp_ult_f32
; CHECK:       cmpq %rsi, %rdi
; CHECK-NEXT:  jb [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  retq
  %1 = icmp ult i64 %a, %b
  %2 = select i1 %1, float %c, float %d
  ret float %2
}

define float @select_icmp_ule_f32(i64 %a, i64 %b, float %c, float %d) {
; CHECK-LABEL: select_icmp_ule_f32
; CHECK:       cmpq %rsi, %rdi
; CHECK-NEXT:  jbe [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  retq
  %1 = icmp ule i64 %a, %b
  %2 = select i1 %1, float %c, float %d
  ret float %2
}

define float @select_icmp_sgt_f32(i64 %a, i64 %b, float %c, float %d) {
; CHECK-LABEL: select_icmp_sgt_f32
; CHECK:       cmpq %rsi, %rdi
; CHECK-NEXT:  jg [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  retq
  %1 = icmp sgt i64 %a, %b
  %2 = select i1 %1, float %c, float %d
  ret float %2
}

define float @select_icmp_sge_f32(i64 %a, i64 %b, float %c, float %d) {
; CHECK-LABEL: select_icmp_sge_f32
; CHECK:       cmpq %rsi, %rdi
; CHECK-NEXT:  jge [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  retq
  %1 = icmp sge i64 %a, %b
  %2 = select i1 %1, float %c, float %d
  ret float %2
}

define float @select_icmp_slt_f32(i64 %a, i64 %b, float %c, float %d) {
; CHECK-LABEL: select_icmp_slt_f32
; CHECK:       cmpq %rsi, %rdi
; CHECK-NEXT:  jl [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  retq
  %1 = icmp slt i64 %a, %b
  %2 = select i1 %1, float %c, float %d
  ret float %2
}

define float @select_icmp_sle_f32(i64 %a, i64 %b, float %c, float %d) {
; CHECK-LABEL: select_icmp_sle_f32
; CHECK:       cmpq %rsi, %rdi
; CHECK-NEXT:  jle [[BB:LBB[0-9]+_2]]
; CHECK:       [[BB]]
; CHECK-NEXT:  retq
  %1 = icmp sle i64 %a, %b
  %2 = select i1 %1, float %c, float %d
  ret float %2
}