summaryrefslogtreecommitdiff
path: root/test/CodeGen/X86/sse2-blend.ll
blob: c63ff72b48012fc9411e8060772f211c0c367f3b (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
; RUN: llc < %s -march=x86 -mcpu=yonah -mattr=+sse2,-sse4.1 | FileCheck %s

; CHECK-LABEL: vsel_float
; CHECK-NOT: xorps
; CHECK: movss
; CHECK-NOT: orps
; CHECK: ret
define void@vsel_float(<4 x float>* %v1, <4 x float>* %v2) {
  %A = load <4 x float>* %v1
  %B = load <4 x float>* %v2
  %vsel = select <4 x i1> <i1 false, i1 true, i1 true, i1 true>, <4 x float> %A, <4 x float> %B
  store <4 x float > %vsel, <4 x float>* %v1
  ret void
}

; CHECK-LABEL: vsel_i32
; CHECK-NOT: xorps
; CHECK: movss
; CHECK-NOT: orps
; CHECK: ret
define void@vsel_i32(<4 x i32>* %v1, <4 x i32>* %v2) {
  %A = load <4 x i32>* %v1
  %B = load <4 x i32>* %v2
  %vsel = select <4 x i1> <i1 true, i1 false, i1 false, i1 false>, <4 x i32> %A, <4 x i32> %B
  store <4 x i32 > %vsel, <4 x i32>* %v1
  ret void
}

; Without forcing instructions, fall back to the preferred PS domain.
; CHECK-LABEL: vsel_i64
; CHECK: andnps
; CHECK: orps
; CHECK: ret

define void@vsel_i64(<2 x i64>* %v1, <2 x i64>* %v2) {
  %A = load <2 x i64>* %v1
  %B = load <2 x i64>* %v2
  %vsel = select <2 x i1> <i1 true, i1 false>, <2 x i64> %A, <2 x i64> %B
  store <2 x i64 > %vsel, <2 x i64>* %v1
  ret void
}

; Without forcing instructions, fall back to the preferred PS domain.
; CHECK-LABEL: vsel_double
; CHECK: andnps
; CHECK: orps
; CHECK: ret

define void@vsel_double(<2 x double>* %v1, <2 x double>* %v2) {
  %A = load <2 x double>* %v1
  %B = load <2 x double>* %v2
  %vsel = select <2 x i1> <i1 true, i1 false>, <2 x double> %A, <2 x double> %B
  store <2 x double > %vsel, <2 x double>* %v1
  ret void
}